

# 28.11.4 CCM Configuration Register description

## 28.11.4.1 Register CCM[i]\_PROT

#### **CCMi Protection Register**

| CCMi_I | -  | -   |    |    |    | (0E21FC <sub>H</sub> +i*200 <sub>H</sub> ) |    |    |    | Application Reset Value: 0000 0001 <sub>H</sub> |    |    |    |    |              |  |
|--------|----|-----|----|----|----|--------------------------------------------|----|----|----|-------------------------------------------------|----|----|----|----|--------------|--|
| 31     | 30 | 29  | 28 | 27 | 26 | 25                                         | 24 | 23 | 22 | 21                                              | 20 | 19 | 18 | 17 | 16           |  |
|        |    |     |    |    |    |                                            |    | 0  |    |                                                 |    |    |    |    |              |  |
| 1      |    | II. |    |    |    |                                            |    | r  |    | I                                               |    |    |    |    |              |  |
| 15     | 14 | 13  | 12 | 11 | 10 | 9                                          | 8  | 7  | 6  | 5                                               | 4  | 3  | 2  | 1  | 0            |  |
|        | 1  |     |    |    |    |                                            | 0  |    |    | 1                                               |    |    |    |    | CLS_P<br>ROT |  |
| 1      | 1  | 1   | 1  | 1  |    | 1                                          | r  | 1  | 1  | 1                                               | 1  | 1  | 1  |    | rw           |  |

| Field    | Bits | Туре | Description                                                                                                                                                                             |
|----------|------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CLS_PROT | 0    | rw   | Cluster Protection                                                                                                                                                                      |
|          |      |      | <ul> <li>0<sub>B</sub> Write protection of cluster configuration registers is disabled</li> <li>1<sub>B</sub> Write protection of cluster configuration registers is enabled</li> </ul> |
| 0        | 31:1 | r    | Reserved                                                                                                                                                                                |
|          |      |      | Read as zero, shall be written as zero.                                                                                                                                                 |

### 28.11.4.2 Register CCM[i]\_CFG

#### **CCMi Configuration Register**

**NOTE:** The module specific clock enable registers (bit field **EN\_\***) are only implemented if the corresponding module is available in the i-th cluster.

**NOTE:** For the Clusters greater than 4, (only 100MHz capable), the only allowed settings for the CLS\_CLK\_DIV are 00 and 10 (clock divider 2).

| 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16  TBU_D TBU_D IR1  r r  15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0  EN_C MP_M ON EN_PS EN_BR EN_DP LL_MA CS DTM SPE EN_TI M SPE EN_T | CCMi_C | •  | •  | Regist | er       |    | (0E | 21F8 <sub>H</sub> · | +i*200 <sub>H</sub> | ,) | App | olicatio   | n Rese | t Value | e: XXXX            | ххххн  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|----|----|--------|----------|----|-----|---------------------|---------------------|----|-----|------------|--------|---------|--------------------|--------|
| IR2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 31     | 30 | 29 | 28     | 27       | 26 | 25  | 24                  | 23                  | 22 | 21  | 20         | 19     | 18      | 17                 | 16     |
| 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0  EN_C MP_M ON EN_PS EN_BR CS EN_DP LL_MA CS DTM EN_TDT M                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |        |    |    |        |          |    |     |                     | 0                   |    |     |            |        |         | CLS_CI             | .K_DIV |
| 0 EN_C MP_M ON EN_PS EN_BR C EN_DP LL_MA CS EN_AT EN_TO M_SPE M_SPE M CS DTM M                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | r      | r  |    |        |          | I. | I.  |                     | r                   |    |     |            |        |         | r                  | •      |
| O MP_M M C P C DTM ON C P OM_A M_SPE M_TDT M                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 15     | 14 | 13 | 12     | 11       | 10 | 9   | 8                   | 7                   | 6  | 5   | 4          | 3      | 2       | 1                  | 0      |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |        |    |    | •      | <b>)</b> | 1  | 1   | 1<br>1              | MP_M<br>ON          | M  | C C | LL_MA<br>P | CS     | OM_A    | M_SPE<br>_TDT<br>M | M      |



| Field               | Bits | Type | Description                                                                                                                                                                                                                                                                                                                  |
|---------------------|------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| EN_TIM              | 0    | rw   | Enable TIM This bit is only writable if bit field CLS_PROT of register CCM[i]_PROT is cleared.  O <sub>B</sub> Disable clock signal for sub module TIM  1 <sub>B</sub> Enable clock signal for sub module TIM                                                                                                                |
| EN_TOM_SPE<br>_TDTM | 1    | rw   | Enable TOM, SPE and TDTM  This bit is only writable if bit field CLS_PROT of register CCM[i]_PROT is cleared.  O <sub>B</sub> Disable clock signal for modules TOM, SPE, and their related DTM modules  1 <sub>B</sub> Enable clock signal for modules TOM, SPE, and their related DTM modules.                              |
| EN_ATOM_AD<br>TM    | 2    | rw   | <ul> <li>Enable ATOM and ADTM</li> <li>This bit is only writable if bit field CLS_PROT of register CCM[i]_PROT is cleared.</li> <li>0<sub>B</sub> Disable clock signal for modules ATOM and their related DTM modules.</li> <li>1<sub>B</sub> Enable clock signal for modules ATOM and their related DTM modules.</li> </ul> |
| EN_MCS              | 3    | rw   | Enable MCS This bit is only writable if bit field CLS_PROT of register CCM[i]_PROT is cleared.  O <sub>B</sub> Disable clock signal for module MCS  1 <sub>B</sub> Enable clock signal for module MCS                                                                                                                        |
| EN_DPLL_MA<br>P     | 4    | rw   | Enable DPLL and MAP  This bit is only writable if bit field CLS_PROT of register CCM[i]_PROT is cleared.  O <sub>B</sub> Disable clock signal for modules DPLL and MAP  1 <sub>B</sub> Enable clock signal for modules DPLL and MAP                                                                                          |
| EN_BRC              | 5    | rw   | Enable BRC This bit is only writable if bit field CLS_PROT of register CCM[i]_PROT is cleared.  0 <sub>B</sub> Disable clock signal for module BRC  1 <sub>B</sub> Enable clock signal for module BRC                                                                                                                        |
| EN_PSM              | 6    | rw   | Enable PSM This bit is only writable if bit field CLS_PROT of register CCM[i]_PROT is cleared.  0 <sub>B</sub> Disable clock signal for module PSM 1 <sub>B</sub> Enable clock signal for module PSM                                                                                                                         |
| EN_CMP_MON          | 7    | rw   | Enable CMP and MON  This bit is only writable if bit field CLS_PROT of register CCM[i]_PROT is cleared.  O <sub>B</sub> Disable clock signal for modules CMP and MON  1 <sub>B</sub> Enable clock signal for modules CMP and MON                                                                                             |



| Field       | Bits  | Туре | Description                                                                         |
|-------------|-------|------|-------------------------------------------------------------------------------------|
| CLS_CLK_DIV | 17:16 | r    | Cluster Clock Divider                                                               |
|             |       |      | The value of this bit field mirrors the bit field <b>CLS[i]_CLK_DIV</b> of register |
|             |       |      | GTM_CLS_CLK_CFG, whereas i equals the cluster index.                                |
|             |       |      | 00 <sub>B</sub> Cluster is disabled                                                 |
|             |       |      | 01 <sub>B</sub> Cluster is enabled without clock divider                            |
|             |       |      | 10 <sub>B</sub> Cluster is enabled with clock divider 2                             |
|             |       |      | 11 <sub>B</sub> Reserved, do not use.                                               |
| TBU_DIR1    | 30    | r    | DIR1 input signal of module TBU                                                     |
|             |       |      | 0 <sub>B</sub> Indicating forward direction                                         |
|             |       |      | 1 <sub>B</sub> Indicating backward direction                                        |
| TBU_DIR2    | 31    | r    | DIR2 input signal of module TBU                                                     |
|             |       |      | 0 <sub>B</sub> Indicating forward direction                                         |
|             |       |      | 1 <sub>B</sub> Indicating backward direction                                        |
| 0           | 15:8, | r    | Reserved                                                                            |
|             | 29:18 |      | Read as zero, shall be written as zero.                                             |

## 28.11.4.3 Register CCM[i]\_CMU\_CLK\_CFG

## **CCMi CMU Clock Configuration Register**

The bit fields of this register are only writable if bit field **CLS\_PROT** of register **CCM[i]\_PROT** is cleared.

## CCMi\_CMU\_CLK\_CFG (i=0-11)

| CCMi C | <b>CCMi CMU Clock Configuration Register</b> |      |            |    |    |      | (0E21F0 <sub>H</sub> +i*200 <sub>H</sub> ) |    |          |          | Application Reset Value: 0000 |    |    |          |      |
|--------|----------------------------------------------|------|------------|----|----|------|--------------------------------------------|----|----------|----------|-------------------------------|----|----|----------|------|
| 31     | 30                                           | 29   | 28         | 27 | 26 | 25   | 24                                         | 23 | 22       | 21       | 20                            | 19 | 18 | 17       | 16   |
|        | 0                                            | CLK7 | _SRC       |    | D  | CLK6 | _SRC                                       | (  | D        | CLK5     | _SRC                          |    | D  | CLK4     | _SRC |
|        | r                                            | rw   |            | r  |    | rw   |                                            |    | r        | rw       |                               | r  |    | rw       |      |
| 15     | 14                                           | 13   | 12         | 11 | 10 | 9    | 8                                          | 7  | 6        | 5        | 4                             | 3  | 2  | 1        | 0    |
|        | 0                                            |      | CLK3_SRC 0 |    | 0  | CLK2 | _SRC                                       |    | <b>D</b> | CLK1_SRC |                               | 0  |    | CLK0_SRC |      |
|        | r                                            | r    | W          |    | r  | r    | W                                          |    | r        | r        | N                             |    | r  | r        | W    |

| Field    | Bits      | Type | Description                                                                  |
|----------|-----------|------|------------------------------------------------------------------------------|
| CLKx_SRC | 4*x+1:4*x | rw   | Clock x source signal selector                                               |
| (x=0-7)  |           |      | 00 <sub>B</sub> Use CMU_CLKx signal of CMU as CMU_CLKx signal within cluster |
|          |           |      | 01 <sub>B</sub> Use CMU_CLK8 signal of CMU as CMU_CLKx signal within cluster |
|          |           |      | 10 <sub>B</sub> Use TIM[i]_EXT_CAPTURE(x) signal as CMU_CLKx signal within   |
|          |           |      | cluster                                                                      |
|          |           |      | 11 <sub>B</sub> Reserved                                                     |



| Field | Bits        | Туре | Description                             |
|-------|-------------|------|-----------------------------------------|
| 0     | 31:30,      | r    | Reserved                                |
|       | 27:26,      |      | Read as zero, shall be written as zero. |
|       | 23:22,      |      |                                         |
|       | 19:18,      |      |                                         |
|       | 15:14,      |      |                                         |
|       | 11:10, 7:6, |      |                                         |
|       | 3:2         |      |                                         |

### 28.11.4.4 Register CCM[i]\_CMU\_FXCLK\_CFG

#### **CCMi CMU Fixed Clock Configuration Register**

#### CCMi\_CMU\_FXCLK\_CFG (i=0-11)

| ссмі с | _  | ced Clo | •  | •  | tion Re  | gister( | 0E21F | 4 <sub>H</sub> +i*20 | )0 <sub>H</sub> ) | Ар | plication | on Res | et Valu | e: 0000 | 0000 <sub>H</sub> |
|--------|----|---------|----|----|----------|---------|-------|----------------------|-------------------|----|-----------|--------|---------|---------|-------------------|
| 31     | 30 | 29      | 28 | 27 | 26       | 25      | 24    | 23                   | 22                | 21 | 20        | 19     | 18      | 17      | 16                |
|        | 1  | ı       | ·  | !  | ı        |         |       | 0                    | "                 |    | 1         |        | !       | ,       | '                 |
|        | 1  | 1       | I  | 1  | 1        |         | ı     | r                    | 1                 | 1  | 1         | 1      | 1       |         |                   |
| 15     | 14 | 13      | 12 | 11 | 10       | 9       | 8     | 7                    | 6                 | 5  | 4         | 3      | 2       | 1       | 0                 |
|        | 1  | 1       | ı  | 1  | <b>.</b> |         | 1     | 1                    | 1                 |    | 1         |        | FXCLK   | (0_SRC  | 1                 |
| 1      | 1  | 1       | 1  | 1  |          | •       | 1     | 1                    | 1                 |    | 1         |        | r       | W       |                   |

| Field      | Bits | Туре | Description                                                                                                                                                                                                                                                                                                                                                |
|------------|------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FXCLK0_SRC | 3:0  | rw   | Fixed clock 0 source signal selector  Bit field values that are not mentioned above are reserved.  These bits are only writable if bit field CLS_PROT of register  CCM[i]_PROT is cleared.  0 <sub>H</sub> Use CMU_FXCLK0 signal of CMU as CMU_FXCLK0 signal within cluster  1 <sub>H</sub> Use CMU_CLK8 signal of CMU as CMU_FXCLK0 signal within cluster |
| 0          | 31:4 | r    | Reserved Read as zero, shall be written as zero.                                                                                                                                                                                                                                                                                                           |

### 28.11.4.5 Register CCM[i]\_AEIM\_STA

#### **CCMi MCS Bus Master Status Register**

Note:

Only the first invalid AEIM bus master access of the MCS is updating this register with the invalid AEIM address (bit field AEIM\_XPT\_ADDR) and the reason of the invalid access (bit field AEIM\_XPT\_STA). A write access to this register (independent of the written data) always resets the bit fields AEIM\_XPT\_STA and AEIM\_XPT\_ADDR, and the next invalid AEIM access is captured by this register, again.

Note: If the i-th cluster does not provide an MCS module, this register is not available.





| Field            | Bits            | Туре | Description                                                                                                                                                                                                                                                                                 |
|------------------|-----------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AEIM_XPT_AD DR   | 15:0            | rw   | Exception Address Invalid bus master (AEIM) address of MCS module.                                                                                                                                                                                                                          |
| AEIM_XPT_ST<br>A | 25:24           | rw   | AEIM exception status  00 <sub>B</sub> No invalid MCS bus master access occurred  01 <sub>B</sub> Invalid byte addressing of MCS bus master access  10 <sub>B</sub> Illegal module access of MCS bus master access  11 <sub>B</sub> Invalid MCS bus master access to an unsupported address |
| 0                | 23:16,<br>31:26 | r    | Reserved Read as zero, shall be written as zero.                                                                                                                                                                                                                                            |

## 28.11.4.6 Register CCM[i]\_ARP[z]\_CTRL

#### CCM0 Address Range Protector z Control Register

## CCMi\_ARPz\_CTRL (i=0-9;z=0-9)

CCMi Address Range Protector z Control Register(0E2000<sub>H</sub>+i\*200<sub>H</sub>+z\*8) Application Reset Value: 0003 0000<sub>H</sub>

| 31            | 30 | 29 | 28 | 27 | 26 | 25 | 24           | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
|---------------|----|----|----|----|----|----|--------------|----|----|----|----|----|----|----|----|
| WPRO<br>T_AEI |    | 1  | '  | 0  | I  | ı  | DIS_P<br>ROT |    | (  | )  | ı  |    | SI | ZE | '  |
| rw            | r  |    |    |    |    |    | rw r         |    |    |    | rw |    |    |    |    |
| 15            | 14 | 13 | 12 | 11 | 10 | 9  | 8            | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
| ADDR          |    |    |    |    |    |    |              |    |    |    |    |    |    |    |    |
| 1             |    |    |    |    |    |    | r۱           | N  |    |    |    |    |    |    |    |



| Field     | Bits            | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|-----------|-----------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ADDR      | 15:0            | rw   | ARP base address Base address for address range protector z. Only the bits 5 to AAW-1 of this bit field are implemented as registers. The bits AAW to 15 are reserved bits and always read and written as zeros. The bits 0 and 1 are functionally used for the definition of an ARP but they are always read and written as zeros. The actual base address for a protected address range is only defined by the upper AAW-(SIZE+2) bits (bit position 2+SIZE to bit position AAW-1) of bit field ADDR. The lower SIZE+2 bits (bit 0 to SIZE+1) are ignored for the address calculation and assumed as zeros. This bit field is only writable if bit field CLS_PROT of register CCM[i]_PROT is cleared. |
| SIZE      | 19:16           | rw   | Size of ARP Size of memory range protector z. The actual size of a protected memory range is defined as 2 <sup>SIZE</sup> address locations, whereas the bit field SIZE is interpreted as an unsigned integer number. This bit field is only writable if bit field CLS_PROT of register CCM[i]_PROT is cleared.                                                                                                                                                                                                                                                                                                                                                                                         |
| DIS_PROT  | 24              | rw   | Disable ARP protection This bit field is only writable if bit field CLS_PROT of register CCM[i]_PROT is cleared.  0 <sub>B</sub> Bit WPROTx (WPROT_AEI) defines write protection for selected address range  1 <sub>B</sub> Bit WPROTx (WPROT_AEI) explicitly allows write access to selected address range                                                                                                                                                                                                                                                                                                                                                                                             |
| WPROT_AEI | 31              | rw   | AEI slave write protection  The address range interval that is protected by this ARP can be calculated as [(ADDR AND NOT 4*(2 <sup>SIZE</sup> -1)); (ADDR AND NOT 4*(2 <sup>SIZE</sup> -1)) + 4*(2 <sup>SIZE</sup> -1)], assuming a byte-wise addressing, an unsigned integer representation for the bit fields SIZE and ADDR. NOT and AND are bitwise logical operators. The incrementation interval for neighboring memory locations is always 4.  This bit field is only writable if bit field CLS_PROT of register CCM[i]_PROT is cleared.  O <sub>B</sub> Write protection to address range from AEI slave is disabled  1 <sub>B</sub> Write protection to address range from AEI slave is enabled |
| 0         | 23:20,<br>30:25 | r    | Reserved Read as zero, shall be written as zero.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |

## 28.11.4.7 Register CCM[i]\_ARP[z]\_PROT

#### **CCM0 Address Range Protector z Protection Register**

Only the first T bits of this register (bit 0 to T-1) are functionally implemented. The other bits (bit T to 31) are reserved bits. Parameter T reflects the number of available MCS channels in the cluster's MCS module. These bit fields of this register are only writable if bit field **CLS\_PROT** of register **CCM[i]\_PROT** is cleared.



The meaning of the bit fields WPROTx can be changed by the bit field DIS\_PROT of register CCM[i] ARP[z] CTRL.

#### CCMi\_ARPz\_PROT (i=0-9;z=0-9)

CCMi Address Range Protector z Protection Register(0E2004<sub>H</sub>+i\*200<sub>H</sub>+z\*8) Application Reset Value: 0000 0000<sub>H</sub>



| Field          | Bits | Туре | Description                                                                                                                                                                                               |
|----------------|------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| WPROTy (y=0-7) | У    | rw   | Write Protection MCS channel y  0 <sub>B</sub> Write protection to ARP's address range for MCS channel y is disabled  1 <sub>B</sub> Write protection to ARP's address range for MCS channel y is enabled |
| 0              | 31:8 | r    | Reserved Read as zero, shall be written as zero.                                                                                                                                                          |

## 28.11.4.8 Register CCM[i]\_HW\_CONF

#### **CCMi Hardware Configuration Register**

#### CCMi\_HW\_CONF (i=0-11)

| CCMil | Hardwa                         | re Con                 | figurat              | ion Re | gister  | (0E    | 21DC <sub>H</sub> + | -i*200 <sub>H</sub> | 1)     | Ap     | plicati | on Res                 | et Valu                          | e: 084F       | 022E <sub>H</sub>      |
|-------|--------------------------------|------------------------|----------------------|--------|---------|--------|---------------------|---------------------|--------|--------|---------|------------------------|----------------------------------|---------------|------------------------|
| 31    | 30                             | 29                     | 28                   | 27     | 26      | 25     | 24                  | 23                  | 22     | 21     | 20      | 19                     | 18                               | 17            | 16                     |
|       | 0                              | INT_C<br>LK_EN<br>_GEN |                      | том_т  | RIG_IN  | TCHAIN | <b>!</b>            | АТО                 | M_TRIC | G_INTC | HAIN    | ODE_S<br>INGLE         | IRQ_M<br>ODE_P<br>ULSE_<br>NOTIF | ODE_P<br>ULSE | IRQ_M<br>ODE_L<br>EVEL |
|       | r                              | r                      | •                    |        | r       | *      |                     |                     |        | r      | •       | r                      | r                                | r             | r                      |
| 15    | 14                             | 13                     | 12                   | 11     | 10      | 9      | 8                   | 7                   | 6      | 5      | 4       | 3                      | 2                                | 1             | 0                      |
| 0     | ARU_C<br>ONNE<br>CT_CO<br>NFIG | ERM                    | RAM_I<br>NIT_R<br>ST | ТОМ    | _TRIG_( | CHAIN  | TOM_<br>OUT_<br>RST | АТОМ                | _TRIG_ | CHAIN  |         | CFG_C<br>LOCK_<br>RATE | INPUT                            |               | GRSTE                  |
| r     | r                              | r                      | r                    |        | r       |        | r                   |                     | r      |        | r       | r                      | r                                | r             | r                      |



| Field               | Bits | Type | Description                                                                                                                                                                                                                                                                                                                                                                         |
|---------------------|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GRSTEN              | 0    | r    | Global Reset Enable  0 <sub>B</sub> Global GTM reset register disabled  1 <sub>B</sub> Global GTM reset register enabled                                                                                                                                                                                                                                                            |
| BRIDGE_MOD<br>E_RST | 1    | r    | Bridge mode after reset  0 <sub>B</sub> Bridge starts in synchronous mode after reset  1 <sub>B</sub> Bridge starts in asynchronous mode after reset                                                                                                                                                                                                                                |
| SYNC_INPUT_<br>REG  | 2    | r    | Additional pipelined stage in synchronous bridge mode  Note: this register is only relevant (if existing) for synchronous bridge mode  0 <sub>B</sub> No additional pipelined stage implemented.  1 <sub>B</sub> Additional pipelined stage implemented. All accesses in synchronous mode will be increased by one clock cycle.                                                     |
| CFG_CLOCK_          | 3    | r    | Clocks per ARU transfer                                                                                                                                                                                                                                                                                                                                                             |
| RATE                |      |      | Note: This value defines also the availability of configuration bits in register GTM_CLS_CLK_CFG.                                                                                                                                                                                                                                                                                   |
|                     |      |      | If CFG_CLOCK_RATE=0, only the values $00_B$ and $01_B$ are valid for bit fields CLS[x]x_CLK_DIV.  If CFG_CLOCK_RATE=1, only the values $00_B$ , $01_B$ and $10_B$ are valid for bit fields CLS[x]x_CLK_DIV. $0_B$ Each system clock an ARU transfer is scheduled $1_B$ Each second system clock an ARU transfer is scheduled. ARU transfer rate is half the system clock frequency. |
| ATOM_OUT_R          | 4    | r    | ATOM_OUT reset level                                                                                                                                                                                                                                                                                                                                                                |
| ST                  |      |      | Note: This value represents the ATOM output level after reset. The inverse value of this bit is the reset value of bit SL in all ATOM channels.                                                                                                                                                                                                                                     |
|                     |      |      | 0 <sub>B</sub> ATOM_OUT reset level is '0' 1 <sub>B</sub> ATOM_OUT reset level is '1'                                                                                                                                                                                                                                                                                               |
| ATOM_TRIG_C<br>HAIN | 7:5  | r    | ATOM trigger chain length without synchronization register It defines after which ATOM instance count a synchronization register is introduced into trigger chain (after ATOM_TRIG_ <i> output if instance i and ATOM_TRIG_<i+1> input of instance i+1). Valid values are 1 to 7. 1 means that after each instance, a synchronization register is placed.</i+1></i>                 |
| TOM_OUT_RS          | 8    | r    | TOM_OUT reset level                                                                                                                                                                                                                                                                                                                                                                 |
| Т                   |      |      | Note: This value represents the TOM output level after reset. The inverse value of this bit is the reset value of bit SL in all TOM channels.                                                                                                                                                                                                                                       |
|                     |      |      | 0 <sub>B</sub> TOM_OUT reset level is '0' 1 <sub>B</sub> TOM_OUT reset level is '1'                                                                                                                                                                                                                                                                                                 |



| Field                     | Bits  | Туре | Description                                                                                                                                                                                                                                                                                                                                                     |
|---------------------------|-------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TOM_TRIG_C<br>HAIN        | 11:9  | r    | TOM trigger chain length without synchronization register It defines after which TOM instance count a synchronization register is introduced into trigger chain (after TOM_TRIG_ <i> output if instance i and TOM_TRIG_<i+1> input of instance i+1). Valid values are 1 to 7. 1 means that after each instance, a synchronization register is placed.</i+1></i> |
| RAM_INIT_RS<br>T          | 12    | r    | RAM initialization from reset  0 <sub>B</sub> RAM is not initialized after reset  1 <sub>B</sub> RAM is initialized after reset                                                                                                                                                                                                                                 |
| ERM                       | 13    | r    | Enable RAM1 MSB for available MCS modules  Note: The bit reflects the state of the configuration parameter ERM mentioned in the specification of MCFG.  O <sub>B</sub> MSB of MCS RAM1 address not used  1 <sub>B</sub> MSB of MCS RAM1 address used                                                                                                            |
| ARU_CONNEC<br>T_CONFIG    | 14    | r    | Defines number of parallel ARU ports  0 <sub>B</sub> Two ARU ports available (two independent counter)  1 <sub>B</sub> One ARU port available                                                                                                                                                                                                                   |
| IRQ_MODE_L<br>EVEL        | 16    | r    | IRQ_MODE_LEVEL  0 <sub>B</sub> Level mode not available  1 <sub>B</sub> Level mode available                                                                                                                                                                                                                                                                    |
| IRQ_MODE_P<br>ULSE        | 17    | r    | IRQ_MODE_PULSE  0 <sub>B</sub> Pulse mode not available  1 <sub>B</sub> Pulse mode available                                                                                                                                                                                                                                                                    |
| IRQ_MODE_P<br>ULSE_NOTIFY | 18    | r    | IRQ_MODE_PULSE_NOTIFY  0 <sub>B</sub> Pulse notify mode not available  1 <sub>B</sub> Pulse notify mode available                                                                                                                                                                                                                                               |
| IRQ_MODE_SI<br>NGLE_PULSE | 19    | r    | IRQ_MODE_SINGLE_PULSE  0 <sub>B</sub> Single pulse mode not available  1 <sub>B</sub> Single pulse mode available                                                                                                                                                                                                                                               |
| ATOM_TRIG_I<br>NTCHAIN    | 23:20 | r    | ATOM internal trigger chain length without synchronization register ATOM internal trigger chain length without synchronization register It defines after which ATOM channel count a synchronization register is introduced into trigger chain.  Valid values are 1 to 8. 4 means that in channel 4 of the atom instances a synchronization register is placed.  |
| TOM_TRIG_IN<br>TCHAIN     | 28:24 | r    | TOM internal trigger chain length without synchronization register It defines after which TOM channel count a synchronization register is introduced into trigger chain. Valid values are 1 to 16. 8 means that in channel 8 of the TOM instances, a synchronization register is placed.                                                                        |
| INT_CLK_EN_<br>GEN        | 29    | r    | Internal clock enable generation  0 <sub>B</sub> GTM external clock enable signals in use 1 <sub>B</sub> GTM internal clock enable signals in use                                                                                                                                                                                                               |



| Field | Bits  | Туре | Description                             |
|-------|-------|------|-----------------------------------------|
| 0     | 15,   | r    | Reserved                                |
|       | 31:30 |      | Read as zero, shall be written as zero. |

# 28.11.4.9 Register CCM[i]\_TIM\_AUX\_IN\_SRC

### **CCMi TIM Module AUX\_IN Source Selection Register**

### CCMi\_TIM\_AUX\_IN\_SRC (i=0-11)

CCMi TIM Module AUX\_IN Source Selection Register(0E21E0<sub>H</sub>+i\*200<sub>H</sub>) Application Reset Value: 0000 0000<sub>H</sub>

| 31 | 30 | 29 | 28 | 27       | 26 | 25 | 24 | 23                    | 22          | 21          | 20                    | 19          | 18          | 17          | 16                    |
|----|----|----|----|----------|----|----|----|-----------------------|-------------|-------------|-----------------------|-------------|-------------|-------------|-----------------------|
|    | !  | ı  | (  | )        | I  | 1  | 1  | SEL_O<br>UT_N_<br>CH7 | _           | _           | SEL_O<br>UT_N_<br>CH4 | _           | _           | _           | SEL_O<br>UT_N_<br>CHO |
|    |    | I  |    | r        | 1  |    | 1  | rw                    | rw          | rw          | rw                    | rw          | rw          | rw          | rw                    |
| 15 | 14 | 13 | 12 | 11       | 10 | 9  | 8  | 7                     | 6           | 5           | 4                     | 3           | 2           | 1           | 0                     |
|    | 1  | 1  | '  | <b>)</b> | 1  | 1  |    | SRC_C<br>H7           | SRC_C<br>H6 | SRC_C<br>H5 | SRC_C<br>H4           | SRC_C<br>H3 | SRC_C<br>H2 | SRC_C<br>H1 | SRC_C<br>H0           |
|    |    |    |    | ·        |    |    |    | rw                    | rw          | rw          | rw                    | rw          | rw          | rw          | rw                    |

| Field                     | Bits           | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                                         |
|---------------------------|----------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SRC_CHz<br>(z=0-7)        | z              | rw   | Defines AUX_IN source of TIM[i] channel z  SRC_CHz: Defines AUX_IN source of TIM[z] channel z  SEL_OUT_N_CHz = 0 / SEL_OUT_N_CHz = 1:  0 <sub>B</sub> Defines AUX_IN source of TIM[i] channel (smaller number)  CDTM[z].DTMz Output DTM_OUTz selected / CDTM[z].DTMzOutput  1 <sub>B</sub> Defines AUX_IN source of TIM[i] channel (higher number)  CDTM[z].DTM4 Output DTM_OUT0 selected / CDTM[z].DTM4  Output DTM_OUT1_Nselected |
| SEL_OUT_N_<br>CHz (z=0-7) | z+16           | rw   | Use DTM_OUT or DTM_OUT_N signals as AUX_IN source of TIM[i] channel z  SEL_OUT_N_CHz: Use DTM_OUT or DTM_OUT_N signals as  AUX_INsource of TIM[i] channel z  0 <sub>B</sub> Use DTM_OUT signal as AUX_IN source of TIM[0]  1 <sub>B</sub> Use DTM_OUT_N signal as AUX_IN source of TIM[0]                                                                                                                                           |
| 0                         | 15:8,<br>31:24 | r    | Reserved Read as zero, shall be written as zero.                                                                                                                                                                                                                                                                                                                                                                                    |



## 28.11.4.10Register CCM[i]\_EXT\_CAP\_EN

#### **CCMi External Capture Trigger Enable Register**

#### CCMi\_EXT\_CAP\_EN (i=0-11)



| Field                  | Bits  | Type | Description                                                                                                                                                                                                                                                                          |
|------------------------|-------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TIM_I_EXT_CA<br>P_EN   | 7:0   | rw   | TIM[i]_EXT_CAPTURE signal forwarding enable  Note: The trigger event forwarding is possible from TIM[i] and TIM[i+1] to MCS[i].  00 <sub>H</sub> Disable forwarding of signal TIM[i]_EXT_CAPTURE to MCS[i]  01 <sub>H</sub> Enable forwarding of signal TIM[i]_EXT_CAPTURE to MCS[i] |
| TIM_IP1_EXT_<br>CAP_EN | 15:8  | rw   | TIM[i+1]_EXT_CAPTURE signal forwarding enable  00 <sub>H</sub> Disable forwarding of signal TIM[i+1]_EXT_CAPTURE to MCS[i]  01 <sub>H</sub> Enable forwarding of signal TIM[i+1]_EXT_CAPTURE to MCS[i]                                                                               |
| 0                      | 31:16 | r    | Reserved  Note: The trigger event forwarding is possible from TIM[i] and TIM[i+1] to MCS[i].                                                                                                                                                                                         |



## 28.11.4.11Register CCM[i]\_TOM\_OUT

#### **CCMi TOM Output Level Register**

| CCMi_1 |    | -  | •  | gister |    | (0E | 21E8 <sub>H</sub> + | -i*200 <sub>H</sub> | )  | Арр | olicatio | n Rese | t Value | e: XXXX | XXXX <sub>H</sub> |
|--------|----|----|----|--------|----|-----|---------------------|---------------------|----|-----|----------|--------|---------|---------|-------------------|
| 31     | 30 | 29 | 28 | 27     | 26 | 25  | 24                  | 23                  | 22 | 21  | 20       | 19     | 18      | 17      | 16                |
|        | ,  | ,  |    |        | ,  |     | TOM_                | OUT_N               | ,  |     |          |        |         |         |                   |
|        | 11 | 11 | I  |        | 11 | I   | l                   | r                   | 11 | l   | l        | I      |         | l       |                   |
| 15     | 14 | 13 | 12 | 11     | 10 | 9   | 8                   | 7                   | 6  | 5   | 4        | 3      | 2       | 1       | 0                 |
|        | ı  | ı  | ı  |        | ı  | ı   | том                 | OUT                 | ı  |     |          | ı      |         |         |                   |
|        |    |    |    | 1      |    |     | 1                   | r                   |    | 1   | 1        |        | 1       | 1       |                   |

| Field     | Bits  | Туре | Description                                        |
|-----------|-------|------|----------------------------------------------------|
| TOM_OUT   | 15:0  | r    | Output level snapshot of TOM[i]_OUT all channels   |
| TOM_OUT_N | 31:16 | r    | Output level snapshot of TOM[i]_OUT_N all channels |

### 28.11.4.12Register CCM[i]\_ATOM\_OUT

### **CCMi ATOM Output Level Register**

Note: Reset value depends on the hardware configuration chosen by silicon vendor. See **GTM\_HW\_CONF** for chosen value.

CCMi\_ATOM\_OUT (i=0-11) **CCMi ATOM Output Level Register** (0E21EC<sub>H</sub>+i\*200<sub>H</sub>) Application Reset Value: 0000 0000<sub>H</sub> 30 29 28 27 25 24 23 22 21 20 19 31 26 18 17 16 ATOM\_IP1\_OUT\_N ATOM\_IP1\_OUT 15 12 11 ATOM\_I\_OUT\_N ATOM\_I\_OUT

| Field              | Bits  | Туре | Description                                           |
|--------------------|-------|------|-------------------------------------------------------|
| ATOM_I_OUT         | 7:0   | r    | Output level snapshot of ATOM[i]_OUT all channels     |
| ATOM_I_OUT<br>_N   | 15:8  | r    | Output level snapshot of ATOM[i]_OUT_N all channels   |
| ATOM_IP1_O<br>UT   | 23:16 | r    | Output level snapshot of ATOM[i+1]_OUT all channels   |
| ATOM_IP1_O<br>UT_N | 31:24 | r    | Output level snapshot of ATOM[i+1]_OUT_N all channels |